DocumentCode :
1706109
Title :
DSP/FPGA implementation of a phase locked loop for digital power electronics
Author :
Rao, Y. Srinivasa ; Iyer, Shivkumar
Author_Institution :
Sardar Patel Inst. of Technol., Mumbai, India
fYear :
2010
Firstpage :
665
Lastpage :
670
Abstract :
This paper examines the implementation of a Phase Locked Loop (PLL) for obtaining the phase angle information of three-phase grid. The paper compares techniques previously employed to implement the PLL and provides their merits and demerits. A bang-bang type PLL has been designed and implemented in a Digital Signal Processor (DSP) so as to ensure that the PLL continues to function during severe grid conditions. Experimental results have been presented for various cases to verify the theory.
Keywords :
digital signal processing chips; field programmable gate arrays; phase locked loops; power electronics; DSP; FPGA; bang-bang type PLL; digital power electronics; digital signal processor; phase angle information; phase locked loop; three-phase grid; Frequency control; Harmonic analysis; Oscillators; Phase locked loops; Power harmonic filters; Switches; Voltage control;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computational Technologies in Electrical and Electronics Engineering (SIBIRCON), 2010 IEEE Region 8 International Conference on
Conference_Location :
Listvyanka
Print_ISBN :
978-1-4244-7625-1
Type :
conf
DOI :
10.1109/SIBIRCON.2010.5555149
Filename :
5555149
Link To Document :
بازگشت