DocumentCode :
1707110
Title :
Architecture and Design Methodology for Structured LDPC Decoder
Author :
Doré, Jean-Baptiste ; Pénard, Pierre ; Hamon, Marie-Hélène
Author_Institution :
France Telecom, Cesson-Sevigne
fYear :
2007
Firstpage :
1142
Lastpage :
1146
Abstract :
In this paper we propose a decoding architecture for turbo-like decoding algorithm of a particular class of Low-Density Parity Check codes. We define a methodology to design codes. In a first step a hardware architecture and the decoding scheduling are first selected. Then rules for the design of these codes are derived, aiming at improving the convergence of the decoding algorithm, while fitting with the proposed architecture. Last, performance results and details on the decoder implementation are provided to illustrate the interest of the approach.
Keywords :
decoding; parity check codes; scheduling; turbo codes; decoding scheduling; hardware architecture; low-density parity check codes; structured LDPC decoder design; turbo-like decoding algorithm; Algorithm design and analysis; Convergence; Decoding; Design methodology; Hardware; Job shop scheduling; Parity check codes; Research and development; Sparse matrices; Telecommunications;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Vehicular Technology Conference, 2007. VTC-2007 Fall. 2007 IEEE 66th
Conference_Location :
Baltimore, MD
ISSN :
1090-3038
Print_ISBN :
978-1-4244-0263-2
Electronic_ISBN :
1090-3038
Type :
conf
DOI :
10.1109/VETECF.2007.247
Filename :
4349896
Link To Document :
بازگشت