Title :
Logic synthesis method for pattern matching circuits implementation in FPGA with embedded memories
Author :
Borowik, Grzegorz ; Luba, Tadeusz ; Falkowski, Bogdan J.
Author_Institution :
Inst. of Telecommun., Warsaw Univ. of Technol., Warsaw
Abstract :
This paper presents a new cost-efficient realization scheme of pattern matching circuits in FPGA structures with embedded memory blocks (EMB). The general idea behind the proposed method is to implement combinational circuits using a net of finite state machines (FSM) instead. The application of functional decomposition method reduces the utilization of resources by implementing FSMs using both EMBs and LUT-based programmable logic blocks available in contemporary FPGAs. Experimental results for the proposed method are also shown. A comparison with another dedicated method yields extremely encouraging results: with a comparable number of EMBs, the number of logic cells has been reduced by 95%.
Keywords :
costing; embedded systems; logic design; pattern matching; FPGA; circuits implementation; cost efficient; embedded memories; finite state machines; logic synthesis; pattern matching; Automata; Boolean functions; Circuit synthesis; Combinational circuits; Field programmable gate arrays; Logic circuits; Paper technology; Pattern matching; Programmable logic arrays; Programmable logic devices;
Conference_Titel :
Design and Diagnostics of Electronic Circuits & Systems, 2009. DDECS '09. 12th International Symposium on
Conference_Location :
Liberec
Print_ISBN :
978-1-4244-3341-4
Electronic_ISBN :
978-1-4244-3340-7
DOI :
10.1109/DDECS.2009.5012135