DocumentCode :
1707503
Title :
Contention-avoiding custom topology generation for network-on-chip
Author :
Deniziak, Stanislaw ; Tomaszewski, Robert
Author_Institution :
Dept. of Comput. Eng., Cracow Univ. of Technol., Cracow
fYear :
2009
Firstpage :
234
Lastpage :
237
Abstract :
In this paper we present a methodology for custom topology generation, offering low latency and significantly reduced power consumption. The novelty of our approach lies in the objective-we focus on complete elimination of the contention on the links. It is achieved through alternate path generation, insertion of additional links and message scheduling. We also present a novel concept of Message Dependence Graph for traffic analysis. The methodology operates under application and design constraints, producing network topology along with routing paths. Experimental results confirming benefits of the proposed approach are provided.
Keywords :
message passing; network routing; network topology; network-on-chip; scheduling; alternate path generation; contention-avoiding custom topology generation; message dependence graph; message scheduling; network-on-chip; traffic analysis; Delay; Electronic mail; Embedded system; Energy consumption; Network topology; Network-on-a-chip; Power generation; Routing; System recovery; Telecommunication traffic; Network-on-Chip; application specific topology; contention avoidance; topology generation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design and Diagnostics of Electronic Circuits & Systems, 2009. DDECS '09. 12th International Symposium on
Conference_Location :
Liberec
Print_ISBN :
978-1-4244-3341-4
Electronic_ISBN :
978-1-4244-3340-7
Type :
conf
DOI :
10.1109/DDECS.2009.5012136
Filename :
5012136
Link To Document :
بازگشت