DocumentCode :
1707527
Title :
Enhanced LEON3 core for superscalar processing
Author :
Marcinek, Krzysztof ; Luczyk, Arkadiusz W. ; Pleskacz, Witold A.
Author_Institution :
Inst. of Microelectron. & Optoelectron., Warsaw Univ. of Technol., Warsaw
fYear :
2009
Firstpage :
238
Lastpage :
241
Abstract :
Low power consumption and high-performance are two main directions in the development of modern microprocessor architectures. In general they are two excluding branches of System-on-Chip (SoC) evolution. The paper presents the methodology of enhancing LEON3 processor IP core with superscalar abilities for low-power or high-performance systems. In comparison with the original LEON3 IP core, the new one may execute up to two instructions per cycle with only one third increase in area occupation. The Enhanced LEON3 IP core was synthesized using UMC 90 nm CMOS technology.
Keywords :
instruction sets; low-power electronics; microprocessor chips; system-on-chip; LEON3 processor IP core; enhanced LEON3 core; low power consumption; superscalar processing; system-on-chip evolution; Arithmetic; CMOS technology; Clocks; Feeds; Frequency; Instruction sets; Microarchitecture; Pipelines; Prefetching; Registers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design and Diagnostics of Electronic Circuits & Systems, 2009. DDECS '09. 12th International Symposium on
Conference_Location :
Liberec
Print_ISBN :
978-1-4244-3341-4
Electronic_ISBN :
978-1-4244-3340-7
Type :
conf
DOI :
10.1109/DDECS.2009.5012137
Filename :
5012137
Link To Document :
بازگشت