DocumentCode :
1707703
Title :
Round-level concurrent error detection applied to Advanced Encryption Standard
Author :
Opritoiu, Flavius ; Vladutiu, Mircea ; Udrescu, Mihai ; Prodan, Lucian
Author_Institution :
Politeh. Univ. of Timisoara, Timisoara
fYear :
2009
Firstpage :
270
Lastpage :
275
Abstract :
This paper presents a hardware architecture for online self-test in the context of Advanced Encryption Standard (AES). From the available range of techniques and solutions to be considered for increasing Built In Self-Test (BIST) capabilities, for various reasons - especially due to area requirements - we focused on parity control methods. Therefore, the paper presents a general solution proposing both a basic architecture and a new project designed at the gate level that relies on parity prediction techniques. The contribution brought by our architecture consists of a complete separation between the functional and test channels. The conclusive arguments reveal the proposed architecture as a solution for area reduction; performance and power consumption are also analyzed.
Keywords :
cryptography; error detection codes; advanced encryption standard; built in self-test; hardware architecture; parity control methods; round-level concurrent error detection; Built-in self-test; Computer architecture; Costs; Cryptography; Electronic mail; Energy consumption; Hardware; Information security; Power system security; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design and Diagnostics of Electronic Circuits & Systems, 2009. DDECS '09. 12th International Symposium on
Conference_Location :
Liberec
Print_ISBN :
978-1-4244-3341-4
Electronic_ISBN :
978-1-4244-3340-7
Type :
conf
DOI :
10.1109/DDECS.2009.5012143
Filename :
5012143
Link To Document :
بازگشت