DocumentCode :
1710606
Title :
A high-speed VLSI fuzzy logic controller with pipeline architecture
Author :
Huang, Shih-Hsu ; Lai, Jian-Yuan
Author_Institution :
Dept. of Electron. Eng., Chung Yuan Christian Univ., Chung-li, Taiwan
Volume :
3
fYear :
2001
fDate :
6/23/1905 12:00:00 AM
Firstpage :
1054
Lastpage :
1057
Abstract :
We present a high-speed VLSI fuzzy logic controller, which is well suitable for real time applications. The main distinction of our approach is that it may complete the max-min calculation within one clock cycle. The speedup is achieved by an effective format for membership function and a careful analysis to the conditions of max-min calculation. As a result, the latency of a fuzzy inference can be considerably reduced. Based on the basic idea, a pipelined parallel architecture is proposed to fully utilize the parallelism inherited in the fuzzy inference. The VLSI fuzzy logic controller was implemented and simulated by using 0.35 μm cell library as the target technology. Experimental data shows that the proposed architecture achieves higher performance compared with other approaches
Keywords :
VLSI; fuzzy logic; inference mechanisms; microcontrollers; parallel architectures; VLSI; fuzzy inference; fuzzy logic controller; maxmin calculation; membership function; pipelined parallel architecture; real time system; Clocks; Delay; Fuzzy control; Fuzzy logic; Fuzzy sets; Fuzzy systems; Hardware; Parallel architectures; Pipelines; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Fuzzy Systems, 2001. The 10th IEEE International Conference on
Conference_Location :
Melbourne, Vic.
Print_ISBN :
0-7803-7293-X
Type :
conf
DOI :
10.1109/FUZZ.2001.1008834
Filename :
1008834
Link To Document :
بازگشت