Title :
Integrated test circuit to measure polarization characteristics of ferroelectric capacitors for development of mega-bit scale FeRAM
Author :
Takeo, M. ; Azuma, M. ; Sumi, T. ; Tatsuuma, K.
Author_Institution :
Res. Lab., Matsushita Electron. Corp., Kyoto, Japan
Abstract :
This paper proposes an integrated test circuit to measure the polarization characteristics of ferroelectric capacitors on a silicon substrate for the development of mega-bit scale nonvolatile ferroelectric random access memories (FeRAMs). The test circuit consists of a Sawyer-Tower circuit and a pulse generator. Three example applications of the test circuit were used to evaluate the nonvolatile polarization (Pnv) of single SrBi2Ta2O9 (SBT) capacitors. First, the Pnv of SET capacitors with areas ranging from 3.82 μm2 to 64 μm2 were measured to investigate the area dependence of Pnv deviations. Second, Pnv were measured as a function of writing pulse width to determine polarization reversal response. Finally, acceleration fatigue tests were carried out on SBT capacitors with stress pulses set at 75 MHz
Keywords :
bismuth compounds; dielectric measurement; dielectric polarisation; electron device testing; ferroelectric capacitors; ferroelectric storage; random-access storage; strontium compounds; SBT; Sawyer-Tower circuit; SrBi2Ta2O9; acceleration fatigue test; ferroelectric capacitor; integrated test circuit; mega-bit scale FeRAM; nonvolatile ferroelectric random access memory; nonvolatile polarization; polarization measurement; polarization reversal; pulse generator; silicon substrate; Capacitors; Circuit testing; Ferroelectric films; Ferroelectric materials; Integrated circuit measurements; Nonvolatile memory; Polarization; Pulse measurements; Random access memory; Silicon;
Conference_Titel :
Microelectronic Test Structures, 1997. ICMTS 1997. Proceedings. IEEE International Conference on
Conference_Location :
Monterey, CA
Print_ISBN :
0-7803-3243-1
DOI :
10.1109/ICMTS.1997.589352