Title :
A novel methodology for transistor-level power estimation [CMOS circuits]
Author :
Huang, Shi-Yu ; Cheng, Kwang-Ting ; Chen, Kuang-Chien ; Lee, M.T.-C.
Author_Institution :
Dept. of Electr. & Comput. Eng., California Univ., Santa Barbara, CA, USA
Abstract :
Transistor-level power simulators, which are more accurate than logic-level power estimators, are popular to estimate the power dissipation of CMOS circuits. We introduce a method which extends the Monte-Carlo approach for deriving the average power dissipation of a circuit using transistor-level power simulators. To reduce the simulation time, we propose a mixed-level extrapolation technique to speed up the convergence rate of the process, and thereby to achieve a good balance between simulation time and accuracy. Experimental results show that this is a promising method for deriving the accurate power dissipation of a circuit within a reasonable time budget
Keywords :
CMOS integrated circuits; Monte Carlo methods; circuit analysis computing; convergence of numerical methods; extrapolation; integrated circuit modelling; CMOS circuits; ISCAS89 benchmark circuit; Monte-Carlo approach; convergence rate; mixed-level extrapolation technique; power dissipation; power simulators; simulation time; time budget; transistor-level power estimation; Analytical models; Circuit analysis; Circuit simulation; Computational efficiency; Computational modeling; Logic; Power dissipation; Runtime; SPICE; Signal generators;
Conference_Titel :
Low Power Electronics and Design, 1996., International Symposium on
Conference_Location :
Monterey, CA
Print_ISBN :
0-7803-3571-6
DOI :
10.1109/LPE.1996.542732