DocumentCode :
1713292
Title :
An LDPC decoder with SNR information
Author :
Kai-Jiun Yang ; Shang-Ho Tsai ; Heng-Chang Hsu
Author_Institution :
Dept. of Electr. Eng., Nat. Chiao Tung Univ., Hsinchu, Taiwan
fYear :
2013
Firstpage :
1
Lastpage :
5
Abstract :
In this work an LDPC decoder which complies with IEEE 802.11n is proposed and implemented. The code rate is 1/2 and the code length is 648. We used partially parallel structure to reduce the area. Additionally the SNR information is applied to improve the BER performance. Moreover the CNU and the BNU in the min-sum-correct algorithm were reordered so that the hardware complexity can be reduced, and early termination can be achieved at the first iteration. Furthermore the parity check matrix is reordered such that the latency of each iteration is reduced by 1/3. The proposed LDPC decoder can reach a throughput of 37 ~ 319Mbps with a core area of 5.3mm2 and power consumption 224mW in a TSMC 90nm process.
Keywords :
CMOS integrated circuits; error statistics; iterative methods; matrix algebra; parity check codes; BER performance improvement; IEEE 802.11n; LDPC decoder; SNR information; TSMC 90nm process; area reduction; code length; code rate; hardware complexity reduction; low-density parity-check code; min-sum-correct algorithm; parity check matrix; power 224 mW; Bit error rate; Decoding; IEEE 802.11n Standard; Iterative decoding; Signal to noise ratio; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Information, Communications and Signal Processing (ICICS) 2013 9th International Conference on
Conference_Location :
Tainan
Print_ISBN :
978-1-4799-0433-4
Type :
conf
DOI :
10.1109/ICICS.2013.6782886
Filename :
6782886
Link To Document :
بازگشت