Title :
A high speed VLSI architecture of full search variable block size motion estimator for multiple reference frames
Author :
Min, Kyeong-Yuk ; Chong, Jong-Wha
Abstract :
In this paper, we propose a novel high speed VLSI architecture of full search-variable block size motion estimator(VBSME) supporting multiple reference frames. In the proposed architecture, four current macrobocks are concurrently compared with a single search window (SW) of the reference frame to find the best matched block. By reusing the SW of the reference frame and scheduling the architecture in pipeline, the proposed architecture can reduce the memory bandwidth and the execution time. Then, 71.73% of local memory size and 69.34% of system memory bandwidth were saved compared with non pipelined-MRFME (NP-MRFME). Under a operating frequency of 162.43 MHz, the architecture can support the real-time processing of 1280times720 picture size at 30 fps. The architecture has been prototyped in Verilog HDL and synthesized by Synopsys design compiler with Samsung 0.18 um standard cell library.
Keywords :
VLSI; motion estimation; scheduling; video coding; H.264/AVC standard; Samsung standard cell library; Synopsys design compiler; Verilog HDL; frequency 162.43 MHz; full search variable block size motion estimator; high speed VLSI architecture; multiple reference frames; search window; size 0.18 mum; system memory bandwidth; Automatic voltage control; Bandwidth; Computational complexity; Frequency; Hardware design languages; Libraries; Motion estimation; Pipelines; Prototypes; Very large scale integration;
Conference_Titel :
Consumer Electronics, 2009. ICCE '09. Digest of Technical Papers International Conference on
Conference_Location :
Las Vegas, NV
Print_ISBN :
978-1-4244-4701-5
Electronic_ISBN :
978-1-4244-2559-4
DOI :
10.1109/ICCE.2009.5012379