Title :
SI and EMI analysis of analog circuit board combination of PEEC and MOR
Author :
Matsui, Norio ; Divekar, Dileep ; Orhanovic, Neven
Author_Institution :
Appl. Simulation Technol., San Jose, CA, USA
Abstract :
A method for analyzing SI and EMI of an analog circuit board considering the effect of analog patterns has been proposed. This method uses the combination of PEEC (partial element equivalent circuit) and MOR (model order reduction). Major contributors to signal, power and EMI noise in high power supply circuits are the parasitics of arbitrary shape conductor patterns between discrete components such as power MOS transistors and passive components. The conductor patterns are modeled as meshed RLGC network circuits, and then compressed into a compact circuit model. Voltage and current waveforms in the time domain and EMI in the frequency domain are simulated by using the obtained macro model and nonlinear devices.
Keywords :
analogue circuits; circuit simulation; electromagnetic interference; equivalent circuits; power MOSFET; EMI; MOR; PEEC; SI analysis; analog circuit board; compact circuit model; meshed RLGC network circuits; model order reduction; partial element equivalent circuit; passive components; power MOS transistors; Analog circuits; Circuit analysis; Circuit noise; Conductors; Electromagnetic interference; Equivalent circuits; Noise shaping; Pattern analysis; Power supplies; Shape;
Conference_Titel :
Electromagnetic Compatibility, 2004. EMC 2004. 2004 InternationalSymposium on
Print_ISBN :
0-7803-8443-1
DOI :
10.1109/ISEMC.2004.1350037