Title :
A study on power consumption of modified noise-shaper architectures for ΣΔ DACs
Author :
Afzal, Nadeem ; Sadeghifar, M. Reza ; Wikner, J. Jacob
Author_Institution :
Dept. of Electr. Eng., Linkoping Univ., Linkoping, Sweden
Abstract :
In this paper, modified, hybrid architectures for digital, oversampled sigma-delta digital-to-analog converters (ΣΔDACs) are explored in terms of signal-to-noise ratio (SNR) and power consumption. Two different architectures are investigated, both have variable configurations of the input and output word-length (i.e., the physical resolution of the DAC). A modified architecture, termed in this work as a composite architecture (CA), shows about 9 dB increase in SNR while maintaining a power-consumption at the same level as that of a so-called hybrid architecture (HA). The power estimation is done for modulators on the RTL level using a standard cell library in a 65-nm technology. The modulators are operated at a sampling frequency of 2 GHz.
Keywords :
digital-analogue conversion; sigma-delta modulation; ΣΔ DAC; RTL level; SNR; frequency 2 GHz; hybrid architecture; noise-shaper architecture; power consumption; sigma-delta digital-to-analog converter; signal-to-noise ratio; size 65 nm; Adders; Complexity theory; Computer architecture; Modulation; Noise shaping; Power demand; Signal to noise ratio; Composite architecture; DAC Complexity; Hybrid architecture; Modulator´s Complexity; Noise Shaper; Sigma-Delta Modulator;
Conference_Titel :
Circuit Theory and Design (ECCTD), 2011 20th European Conference on
Conference_Location :
Linkoping
Print_ISBN :
978-1-4577-0617-2
Electronic_ISBN :
978-1-4577-0616-5
DOI :
10.1109/ECCTD.2011.6043335