DocumentCode :
1714272
Title :
A three-stage partial scan design method using the sequential circuit flow graph
Author :
Tai, Shang-E ; Bhattacharya, Debashis
Author_Institution :
AT&T Bell Labs., Allentown, PA, USA
fYear :
1994
Firstpage :
101
Lastpage :
106
Abstract :
A new three-stage process for partial scan design is presented. The first two stages focus on cycle-breaking, and on limiting the maximum length of consecutive self-loops, as proposed by previous researchers. For the third stage, combinational blocks and their effects on sequential test generation are evaluated using a graph-theoretic representation designated the circuit flow graph. Costs calculated from the circuit flow graph representation are then used to select additional scan flip-flops. Sequential test generation results show that our selection of scan flip-flops are generally smaller than those reported by earlier researchers, and lead to comparable fault coverage with smaller test generation time
Keywords :
flip-flops; graph theory; logic design; logic testing; sequential circuits; S-graph; combinational blocks; consecutive self-loop maximum length limit; cycle-breaking; fault coverage; graph-theoretic representation; scan flip-flop selection; sequential circuit flow graph; sequential test generation; test generation time; three-stage partial scan design; Circuit faults; Circuit testing; Costs; Design for testability; Design methodology; Flip-flops; Flow graphs; Sequential analysis; Sequential circuits; Shift registers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 1994., Proceedings of the Seventh International Conference on
Conference_Location :
Calcutta
ISSN :
1063-9667
Print_ISBN :
0-8186-4990-9
Type :
conf
DOI :
10.1109/ICVD.1994.282665
Filename :
282665
Link To Document :
بازگشت