DocumentCode :
1714538
Title :
A CAD tool for design of on-chip store and generate scheme
Author :
Nandi, S. ; Vamsi, B. ; Chaudhuri, P. Pal
Author_Institution :
Dept. of Comput. Sci. & Eng., Indian Inst. of Technol., Kharagpur, India
fYear :
1994
Firstpage :
169
Lastpage :
174
Abstract :
Cellular Automata (CA) and Linear Feed back Shift Register (LFSR) have been proposed for on-chip generation of pseudo-random, pseudo-exhaustive and two-pattern test vectors. The `store and generate´ scheme evolved for on-chip generation of an arbitrary set of deterministic patterns for a combinational logic circuit using LFSR and CA as basic building blocks. In the present work, we report an analytical tool for design of an efficient store and generate scheme keeping both the options of CA and LFSR. Evaluating the given pattern set as a pseudo-noise (PN) sequence, the best possible CA/LFSR is picked up based on the analytical study of characteristic polynomial and phaseshift analysis of various CA/LFSR stages that generate the pattern set with minimal overhead. A CAD (Computer Aided Design) tool has been built around the procedures formulated for this analytical study
Keywords :
built-in self test; cellular automata; combinatorial circuits; computational complexity; logic CAD; shift registers; BIST structure; CAD tool; cellular automata; characteristic polynomial analysis; combinational logic circuit; complexity analysis; deterministic patterns; linear feedback shift register; on-chip store/generate scheme; phaseshift analysis; pseudonoise sequence; test pattern generation; Automatic testing; Character generation; Circuit testing; Combinational circuits; Design automation; Feeds; Pattern analysis; Polynomials; Shift registers; Vectors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 1994., Proceedings of the Seventh International Conference on
Conference_Location :
Calcutta
ISSN :
1063-9667
Print_ISBN :
0-8186-4990-9
Type :
conf
DOI :
10.1109/ICVD.1994.282678
Filename :
282678
Link To Document :
بازگشت