• DocumentCode
    1714643
  • Title

    Optimized Synthesis of DSP Cores Combining Logic-based and Embedded FPGA Resources

  • Author

    Caffarena, Gabriel ; Lopez, Juan A. ; Carreras, Carlos ; Nieto-Taladriz, Octavio

  • Author_Institution
    Departmento de Ingenieria Electronica, Univ. Politecnica de Madrid
  • fYear
    2006
  • Firstpage
    1
  • Lastpage
    4
  • Abstract
    In this paper we address the synthesis of digital signal processing cores, aiming at FPGAs with heterogeneous resources. A novel synthesis procedure able to distribute the usage of logic-based and embedded resources is presented. A multiple word-length approach is taken since it has proven to provide significant area saving when compared to the traditional uniform word-length approach. We analyze two key factors regarding previous multiple word-length DSP synthesis approaches: (i) the impact of extending the size of the logic-based resource set; and (ii) the impact of combining both logic-based and embedded resources. The proposed synthesis method efficiently combines logic-based and embedded resources achieving area improvements of up to 66% when compared to previous approaches
  • Keywords
    circuit optimisation; digital signal processing chips; field programmable gate arrays; integrated circuit design; DSP cores; embedded FPGA; logic circuit; multiple word length; optimized synthesis; Costs; Delay; Digital signal processing; Field programmable gate arrays; Hardware; Integrated circuit synthesis; Modems; Resource management; Signal processing algorithms; Signal synthesis;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    System-on-Chip, 2006. International Symposium on
  • Conference_Location
    Tampere
  • Print_ISBN
    1-4244-0621-8
  • Electronic_ISBN
    1-4244-0622-6
  • Type

    conf

  • DOI
    10.1109/ISSOC.2006.321978
  • Filename
    4116466