Title :
A template router
Author :
Unutulmaz, A. ; Dündar, G. ; Fernández, F.V.
Author_Institution :
Sch. of Electr. & Electron. Eng., Bogazici Univ., Istanbul, Turkey
Abstract :
Automatic synthesis of analog circuits is being extensively studied and layout parasitics are increasingly being considered in the design loop. Layouts are built either through optimization or by instancing a template. In a circuit synthesis loop, the first approach is very expensive in terms of time complexity and the second one may lead low quality layouts. A better methodology will be to combine these approaches. However, a new type of router is required for such a combination; namely, the template router. This paper presents a template router and discusses how routing is coded and how this code is generated using the well known A* Algorithm.
Keywords :
analogue circuits; circuit complexity; circuit layout; network routing; network synthesis; analog circuits; automatic synthesis; circuit synthesis loop; design loop; layout parasitics; low quality layouts; optimization; template router; time complexity; Analog circuits; Circuit synthesis; Educational institutions; Electronic mail; Layout; Optimization; Routing;
Conference_Titel :
Circuit Theory and Design (ECCTD), 2011 20th European Conference on
Conference_Location :
Linkoping
Print_ISBN :
978-1-4577-0617-2
Electronic_ISBN :
978-1-4577-0616-5
DOI :
10.1109/ECCTD.2011.6043354