Title :
Layout-aware Pareto fronts of electronic circuits
Author :
Toro-Frías, A. ; Castro-López, R. ; Roca, E. ; Fernández, F.V.
Author_Institution :
IMSE-CNM, CSIC & Univ. of Seville, Seville, Spain
Abstract :
Pareto-optimal performance fronts have gained popularity as a representation of performance trade-offs of electronic circuits. They are also essential to support efficient bottom-up hierarchical design methodologies. Being such a key element in these methodologies, there have been many reported efforts to enhance the fronts with valuable information that goes beyond the nominal circuit behavior, such as the yield or the reconfiguration capabilities. However, the effect of layout parasitics is the factor that has been missing in the literature: the accuracy may be seriously degraded by layout parasitics not considered during the front generation. In this paper, we present a technique to generate layout-aware Pareto fronts that accurately accounts for the impact of both geometry and parasitics.
Keywords :
Pareto optimisation; analogue circuits; circuit layout; electronic circuits; layout parasitics; layout-aware Pareto fronts; Automation; Geometry; Integrated circuit modeling; Layout; Optical fibers; Optimization; Transistors; Pareto-optimal fronts; analog circuits; layout-aware sizing; multi-objective optimization;
Conference_Titel :
Circuit Theory and Design (ECCTD), 2011 20th European Conference on
Conference_Location :
Linkoping
Print_ISBN :
978-1-4577-0617-2
Electronic_ISBN :
978-1-4577-0616-5
DOI :
10.1109/ECCTD.2011.6043357