DocumentCode :
1714929
Title :
A design methodology to enable sampling PLLs to synthesise fractional-N frequencies
Author :
Xu, Tao ; Zhou, Xingyu ; Shen, Linyong ; Condon, Marissa
Author_Institution :
Sch. of Mechatron. Eng. & Autom., Shanghai Univ., Shanghai, China
fYear :
2011
Firstpage :
353
Lastpage :
356
Abstract :
A novel design methodology is proposed to enable sampling phase-locked loops (SPLL) to synthesise fractional-N frequencies. To date, SPLL can only generate integer-N frequencies. The benefit is that the proposed SPLL has the advantages of both fractional-N PLL and SPLL, such as the faster frequency switching, a smaller phase jump and a larger loop gain. Since the frequency divider can be omitted in SPLL, the associated phase noise, power and hardware consumption can be ignored. Also, the design work is simplified, since the complex multi-phase frequency divider is not needed in the proposed SPLL.
Keywords :
phase locked loops; design methodology; fractional-N frequencies; frequency switching; loop gain; phase jump; sampling PLL; sampling phase-locked loops; Educational institutions; Frequency conversion; Frequency synthesizers; Noise; Phase locked loops; Switches; Voltage-controlled oscillators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuit Theory and Design (ECCTD), 2011 20th European Conference on
Conference_Location :
Linkoping
Print_ISBN :
978-1-4577-0617-2
Electronic_ISBN :
978-1-4577-0616-5
Type :
conf
DOI :
10.1109/ECCTD.2011.6043359
Filename :
6043359
Link To Document :
بازگشت