DocumentCode :
1714981
Title :
A Validation And Performance Evaluation Tool for ProtoNoC
Author :
Castells-Rufas, David ; Joven, Jaume ; Carrabina, Jordi
Author_Institution :
Cephis - MISE ETSE, UAB, Bellaterra
fYear :
2006
Firstpage :
1
Lastpage :
4
Abstract :
Simulating a NoC at the RTL level can be extremely complex, the simulation of a relatively small NoC, such as a 4 times 4 mesh, can involve observing thousands of wires on a standard HDL simulator. The facilities of JHDL to extend the simulator environment together with the possibility to fully analyze the runtime object model of the circuit offers a great opportunity to develop modules that address complex features like high level validation and performance evaluation. We present a developed tool that allows defining a NoC architecture models with some flexibility. Traffic generation processes described with high level language can be added to the model. Simulation can be used to validate the system operation on realistic conditions and get accurate values of expected performance
Keywords :
circuit simulation; hardware description languages; network-on-chip; NoC architecture models; ProtoNoC; high level language; high level validation; performance evaluation tool; runtime object model; simulator environment; traffic generation processes; Analytical models; Circuit simulation; Communication system traffic control; Integrated circuit interconnections; Network topology; Network-on-a-chip; Packet switching; Payloads; Size control; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
System-on-Chip, 2006. International Symposium on
Conference_Location :
Tampere
Print_ISBN :
1-4244-0621-8
Electronic_ISBN :
1-4244-0622-6
Type :
conf
DOI :
10.1109/ISSOC.2006.321991
Filename :
4116479
Link To Document :
بازگشت