DocumentCode :
1715781
Title :
Improved FPGA-based dead time compensation for SVM inverters
Author :
Bolognani, Saverio ; Ceschia, M. ; Mattavelli, Paolo ; Paccagnella, Alessandro ; Zigliotto, Mauro
Author_Institution :
Padova Univ., Italy
Volume :
2
fYear :
2004
Firstpage :
662
Abstract :
High performance sensorless AC drives require the exact knowledge of the motor phase voltage in the whole speed range. The use of specific voltage sensors can be avoided if the reference voltage signals can be used instead of the actual (measured) phase voltages. Thus, an accurate compensation of inverter nonidealities is of great interest, and it represents the target of this work. The proposed algorithm overcomes the imprecision of the compensation, which arises in most of the existing methods, caused by an advanced sampling of the phase currents polarity with respect to the switching instants. The implementation of the proposed technique has been made possible solely by the use of an FPGA component, which proves, once more, to be a very attractive coprocessor in modern DSP-based digital drives.
Keywords :
AC motor drives; control engineering computing; digital control; digital signal processing chips; field programmable gate arrays; invertors; machine control; DSP-based digital drives; FPGA component; SVM inverter; dead time compensation; motor phase voltage; phase current; reference voltage signal; sensorless AC drives; voltage sensor;
fLanguage :
English
Publisher :
iet
Conference_Titel :
Power Electronics, Machines and Drives, 2004. (PEMD 2004). Second International Conference on (Conf. Publ. No. 498)
Conference_Location :
Edinburgh, UK
ISSN :
0537-9989
Print_ISBN :
0-86341-383-8
Type :
conf
DOI :
10.1049/cp:20040367
Filename :
1350102
Link To Document :
بازگشت