DocumentCode :
1715900
Title :
Rise time reduction of high speed digital signals on interconnects of the CMOS 45 nm node by optimizing interconnect inductance
Author :
de Rivaz, S. ; Lacrevaz, T. ; Bermond, C. ; Fléchet, B. ; Farcy, A.
Author_Institution :
IMEP-LAHC, Univ. de Savoie, Le Bourget du Lac, France
fYear :
2009
Firstpage :
407
Lastpage :
411
Abstract :
High speed digital signals propagated on interconnect require short rise times in order to guarantee high clock frequency (higher than 4 GHz) and put an upper limit on IC´s consumption. Interconnect of the 45 nm node suffer from limited bandwidth because of their high resistance and capacitance. By inserting serial inductance between portions of considered interconnects, bandwidth is increased and thereby rise times are reduced. Criterion to set the optimal inductance which reduces rise times without degrading signal integrity or increasing propagation delays is proposed.
Keywords :
CMOS integrated circuits; circuit optimisation; clocks; inductance; integrated circuit interconnections; CMOS; high clock frequency; high speed digital signal propagation; high speed digital signals; integrated circuit consumption; interconnects; optimal inductance; optimizing interconnect inductance; propagation delays; rise time reduction; serial inductance; signal integrity; size 45 nm; Bandwidth; Capacitance; Clocks; Driver circuits; Frequency; Impedance; Inductance; Low pass filters; Propagation delay; Voltage; 45 nm node; high frequency; high speed signals; inductance; interconnect; propagation delay; rise time;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microwave and Optoelectronics Conference (IMOC), 2009 SBMO/IEEE MTT-S International
Conference_Location :
Belem
ISSN :
1679-4389
Print_ISBN :
978-1-4244-5356-6
Electronic_ISBN :
1679-4389
Type :
conf
DOI :
10.1109/IMOC.2009.5427556
Filename :
5427556
Link To Document :
بازگشت