Title :
Issues on short circuits in large on-chip power MOS-transistors using a modified checkerboard test structure
Author :
Hess, Christopher ; Weiland, Larg H. ; Bornefeld, R.
Author_Institution :
Inst. of Comput. Design, Karlsruhe Univ., Germany
Abstract :
To control random quality deviation of large on-chip power MOS-transistors, we have developed a modified checkerboard test structure. Using this structure, the complete chip area is divided into distinguishable subchips, each containing one large area power MOS-transistor. The fast digital measurements and the precise localization of transistor short circuits guarantee a fast process classification and enable additional electrical and optical defect parameter extraction
Keywords :
power MOSFET; semiconductor device testing; short-circuit currents; checkerboard test structure; defect parameter extraction; digital measurement; large area on-chip power MOS-transistor; process classification; random quality deviation; short circuit; Area measurement; Circuit faults; Circuit testing; Electric variables measurement; Fault tolerance; Force measurement; Optical sensors; Power measurement; Semiconductor device measurement; Short circuit currents;
Conference_Titel :
Microelectronic Test Structures, 1997. ICMTS 1997. Proceedings. IEEE International Conference on
Conference_Location :
Monterey, CA
Print_ISBN :
0-7803-3243-1
DOI :
10.1109/ICMTS.1997.589365