DocumentCode :
1716351
Title :
An event-driven 8-bit ADC with a segmented resistor-string DAC
Author :
Chhetri, Dhurv ; Manyam, Venkata Narasimha ; Wikner, J. Jacob
Author_Institution :
Dept. of Electr. Eng., Linkoping Univ., Linkoping, Sweden
fYear :
2011
Firstpage :
528
Lastpage :
531
Abstract :
An event-driven, clock-free analog-to-digital converter (ADC) based on a continuous-time delta modulation technique is presented in this work. The ADC output is a digital datum, continuous in time. The ADC system employs an unbuffered, area efficient segmented resistor-string digital-to-analog converter (DAC). Simulation results of the high level model of an 8-bit event-driven DM ADC system is presented. Numbers in terms of component savings (number of resistors and switches in the DAC and D flip-flops in the bi-directional shift registers) as well as a comparison in component reduction with prior art are presented. Component savings of nearly 87% is observed for the 8-bit ADC system utilizing a segmented resistor-string DAC architecture. The achieved SNDR and SFDR for the 8-bit ADC is 60.3 dB and 66.0 dB, respectively.
Keywords :
analogue-digital conversion; delta modulation; digital-analogue conversion; analog-to-digital converter; continuous-time delta modulation technique; event-driven 8-bit ADC; segmented resistor-string DAC; segmented resistor-string digital-to-analog converter; Bidirectional control; Clocks; Delta modulation; Harmonic analysis; Resistors; Shift registers; Analog-to-Digital Converter (ADC); Continuous-time (CT); Delta modulation (DM); Digital-to-Analog Converter (DAC); Event-driven;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuit Theory and Design (ECCTD), 2011 20th European Conference on
Conference_Location :
Linkoping
Print_ISBN :
978-1-4577-0617-2
Electronic_ISBN :
978-1-4577-0616-5
Type :
conf
DOI :
10.1109/ECCTD.2011.6043405
Filename :
6043405
Link To Document :
بازگشت