DocumentCode :
1716410
Title :
Dynamic Selection of Trace Signals for Post-Silicon Debug
Author :
Basu, Kaustav ; Mishra, P. ; Patra, Prabir ; Nahir, Amir ; Adir, Alon
Author_Institution :
Comput. & Inf. Sc. & Eng., Univ. of Florida, Gainesville, FL, USA
fYear :
2013
Firstpage :
62
Lastpage :
67
Abstract :
Post-silicon validation is one of the most expensive and complex tasks in today´s System-on-Chip (SoC) design methodology. A major challenge in post-silicon debug is limited observability of the internal signals. Existing approaches address this issue by selecting a small set of useful signals. These signal states are stored in an on-chip trace buffer during execution. The applicability of existing methods is limited to a specific debug scenario where every component has equal importance all the time. In reality, a verification engineer would like to focus on a specific set of components (functional regions). Some regions can be ignored in a certain duration during execution due to clock gating and other considerations. Similarly, certain regions may be well verified datapath and less likely to have errors compared to other control-intensive regions. In this paper, we propose an efficient signal selection algorithm and a low-overhead trace controller design that would enable verification engineers to dynamically select a set of trace signals for improved error detection. Our experimental results using both ISCAS´89 benchmarks and Opencores circuits demonstrate that our approach can detect up to 3 times more errors compared to existing techniques.
Keywords :
electronic engineering computing; error detection; program debugging; program verification; signal processing; system-on-chip; SoC design methodology; clock gating; complex task; control-intensive region; debug scenario; dynamic selection; error detection; low-overhead trace controller design; on-chip trace buffer; post-silicon debug; post-silicon validation; signal selection algorithm; system-on-chip design; trace signals; verification engineer; Algorithm design and analysis; Heuristic algorithms; Logic gates; Multicore processing; Multiplexing; System-on-chip; Zirconium; Dynamic Signal Selection; Post-Silicon Debug; Post-Silicon Validation; Trace Signal Selection;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microprocessor Test and Verification (MTV), 2013 14th International Workshop on
Conference_Location :
Austin, TX
ISSN :
1550-4093
Type :
conf
DOI :
10.1109/MTV.2013.13
Filename :
6926103
Link To Document :
بازگشت