DocumentCode :
1716422
Title :
Dynamically scheduled VLIW processors
Author :
Rau, B. Ramakrishna
Author_Institution :
Hewlett-Packard Labs., Palo Alto, CA, USA
fYear :
1993
Firstpage :
80
Lastpage :
92
Abstract :
VLIW processors are viewed as an attractive way of achieving instruction-level parallelism because of their ability to issue multiple operations per cycle with relatively simple control logic. They are also perceived as being of limited interest as products because of the problem of object code compatibility across processors having different hardware latencies and varying levels of parallelism. The author introduces the concept of delayed split-issue and the dynamic scheduling hardware which, together, solve the compatibility problem for VLIW processors and, in fact, make it possible for such processors to use all of the interlocking and scoreboarding techniques that are known for superscalar processors
Keywords :
parallel architectures; scheduling; VLIW processors; compatibility; delayed split-issue; dynamic scheduling; instruction-level parallelism; interlocking; scoreboarding; Delay; Dynamic scheduling; Hardware; Laboratories; Logic; Milling machines; Out of order; Processor scheduling; Registers; VLIW;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microarchitecture, 1993., Proceedings of the 26th Annual International Symposium on
Conference_Location :
Austin, TX
Print_ISBN :
0-8186-5280-2
Type :
conf
DOI :
10.1109/MICRO.1993.282754
Filename :
282754
Link To Document :
بازگشت