Title :
An Approach for In-House USB2.0 Electrical Compliance Testing on Nanoscale SoC
Author :
Pandey, Maneesh Kumar ; Shekhar, Shashi ; Saxena, Navrati ; Agarwal, Gaurav Kumar ; Kumar, Ajit
Author_Institution :
Freescale Semicond., Noida, India
Abstract :
In today´s era SOC manufacturers cannot imagine a product without USB, irrespective of domain i.e. networking automotive, cellular etc. The performance of USB depends fundamentally on the electrical characteristics. USB Implementers Forum (USB-IF) describes the mandatory Electrical compliance tests for certification of USB product. Moreover this gives an extra level of confidence to use the USB product. In legacy method, USB compliance testing is performed on a complete embedded product consisting of software/firmware, controller and USB PHY. In case of any issue or failure, it becomes very hard to isolate the source of problem. That´s why there is need of an approach which can perform compliance testing isolating all the three entity and having sufficient debug capabilities to root cause the issues. This paper explains the reason for opting JTAG based approach for performing all the USB electrical compliance testing prescribed by USB-IF. This approach provides additional debugging capabilities to debug issues at low level.
Keywords :
computer debugging; conformance testing; embedded systems; firmware; peripheral interfaces; system-on-chip; JTAG based approach; SOC manufacturers; USB PHY; USB implementer forum; USB product certification; USB-IF; debug capabilities; debugging capabilities; electrical characteristics; embedded product; firmware; in-house USB 2.0 electrical compliance testing; legacy method; nanoscale SoC; Debugging; Linux; Software; Switches; System-on-chip; Testing; Universal Serial Bus; Embedded System; JTAG; System on chip (SoC); USB 2.0 Compliance Testing; USB-IF;
Conference_Titel :
Microprocessor Test and Verification (MTV), 2013 14th International Workshop on
Conference_Location :
Austin, TX
DOI :
10.1109/MTV.2013.29