DocumentCode :
1717201
Title :
Power consumption bounds for SAR ADCs
Author :
Zhang, Dai ; Svensson, Christer ; Alvandpour, Atila
Author_Institution :
Dept. of Electr. Eng., Linkoping Univ., Linkoping, Sweden
fYear :
2011
Firstpage :
556
Lastpage :
559
Abstract :
Power consumption is an important limitation to analog-to-digital converters. The objective of this paper is to estimate a lower bound to the power consumption of successive approximation analog-to-digital converters. This is an extension of our previous work which was limited to pipelined and flash architectures. We find that the power consumption in our case is bounded by capacitor mismatch or thermal noise at high resolution and by digital switching power at low resolution. We also evaluate our methods and the estimated lower bound is compatible with experimental data.
Keywords :
analogue-digital conversion; logic design; thermal noise; SAR ADC; capacitor mismatch; digital switching power; flash architectures; pipelined architectures; power consumption bounds; successive approximation analog-to-digital converters; thermal noise; Capacitance; Capacitors; Inverters; Latches; Noise; Power demand; Thermal noise;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuit Theory and Design (ECCTD), 2011 20th European Conference on
Conference_Location :
Linkoping
Print_ISBN :
978-1-4577-0617-2
Electronic_ISBN :
978-1-4577-0616-5
Type :
conf
DOI :
10.1109/ECCTD.2011.6043594
Filename :
6043594
Link To Document :
بازگشت