DocumentCode :
1717226
Title :
Area efficiency of ADC architectures
Author :
Jonsson, Bengt E.
Author_Institution :
ADMS Design AB, Delsbo, Sweden
fYear :
2011
Firstpage :
560
Lastpage :
563
Abstract :
An empirical design optimization approach is explored for A/D-converter area efficiency. The die area consumption of commonly used ADC architectures is surveyed. Based on trends observed in a large set of empirical data, the area normalized to number of effective quantization steps is proposed as a generic measure of area efficiency. It is seen that state-of-the-art absolute area has a strong correlation with resolution and CMOS node, whereas the proposed measure does not. The state-of-the-art envelopes for normalized area vs. speed, resolution and noise-floor are extracted for each analyzed architecture. Empirically derived guidelines for area-optimal architecture selection based on speed-resolution requirements are given.
Keywords :
CMOS digital integrated circuits; analogue-digital conversion; integrated circuit design; A-D converter area efficiency; ADC architectures; CMOS node; area efficiency; area-optimal architecture selection; empirical design optimization approach; noise floor; normalized area; quantization steps; speed-resolution requirements; Area measurement; CMOS integrated circuits; Correlation; Modulation; Pipelines; Signal to noise ratio; A/D-conversion; ADC; area efficiency;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuit Theory and Design (ECCTD), 2011 20th European Conference on
Conference_Location :
Linkoping
Print_ISBN :
978-1-4577-0617-2
Electronic_ISBN :
978-1-4577-0616-5
Type :
conf
DOI :
10.1109/ECCTD.2011.6043595
Filename :
6043595
Link To Document :
بازگشت