DocumentCode :
1718767
Title :
Research on Design for Testability of PCB Based on JTAG
Author :
Hui, Jia ; Xutao, Cai
Author_Institution :
Naval Aeronaut. Eng. Inst., Yantai
fYear :
2007
Abstract :
Design principle and methodology of DFT in BST are discussed ,fault models of interconnect on a circuit board and equivalent exchange are done in order to simplify test process. Mathematical models of BST are established also in this thesis. Based on above principle and methodology, test stimuli generation and test response analysis of boundary scan interconnect test are studied .Two optimal boundary scan interlink age test algorithms are presented. Using DFT methodology of boundary scan, DFT of circuit board is finished, by two optimal algorithms, test effectiveness and correctness is validated.
Keywords :
boundary scan testing; design for testability; interconnections; printed circuits; IEEE 1149.1; JTAG; PCB; boundary scan interconnect test; circuit board interconnect; design for testability; interlink age test algorithms; test response analysis; test stimuli generation; Binary search trees; Circuit faults; Circuit testing; Design for testability; Integrated circuit interconnections; Integrated circuit testing; Mathematical model; Printed circuits; System testing; Transmission line matrix methods; Boundary scan; IEEE 1149.1 Standard; PCB; design-for-Test;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Measurement and Instruments, 2007. ICEMI '07. 8th International Conference on
Conference_Location :
Xi´an
Print_ISBN :
978-1-4244-1136-8
Electronic_ISBN :
978-1-4244-1136-8
Type :
conf
DOI :
10.1109/ICEMI.2007.4350490
Filename :
4350490
Link To Document :
بازگشت