Title :
Fractional frequency synthesizer using flying adder principle
Author_Institution :
Regional Innovation Centre for Electr. Eng., Univ. of West Bohemia, Plzen, Czech Republic
Abstract :
The frequency synthesis is one of the most important and most actively researched subjects in the field of VLSI mixed-signal circuit design. Among the existing techniques in this area, phase locked loop fractional architecture is a widely used one for generating frequencies which are not integer multiple of the input reference frequency. Flying-Adder architecture is an emerging technique which is based on a new concept time-average-frequency, to generate frequencies. This paper presents simple fractional frequency synthesizer architecture based on concept flying-adder and phase locked loop principle. The simulation results concerning this approach are presented.
Keywords :
VLSI; adders; frequency synthesizers; integrated circuit design; mixed analogue-digital integrated circuits; phase locked loops; VLSI mixed-signal circuit design; flying-adder architecture; fractional frequency synthesizer architecture; phase locked loop fractional architecture; time-average-frequency; Adders; Frequency control; Frequency conversion; Frequency division multiplexing; Frequency synthesizers; Phase locked loops; Synthesizers; Flying adder; fractional; frequency synthesizer; phase locked loop; voltage controlled oscillator;
Conference_Titel :
Telecommunications and Signal Processing (TSP), 2011 34th International Conference on
Conference_Location :
Budapest
Print_ISBN :
978-1-4577-1410-8
DOI :
10.1109/TSP.2011.6043723