Title :
Verification of AMBA Bus Model Using SystemVerilog
Author :
Ke, Han ; Zhongliang, Deng ; Qiong, Shu
Author_Institution :
Beijing Univ. of Posts & Telecommun., Beijing
Abstract :
A verification environment to verify an ARM-based SoC (system-on-chip) by using system Verilog is presented in this paper. The new verification constructs can be easily reused for the objected-oriented feature of SystemVerilog. The paper also introduced how to design the AMBA (advanced microprocessors bus architecture) verification IP (intellectual property) by SystemVerilog, which include AHB (advanced high performance bus) master and AHB monitor. The verification IP can be reused to verify any AMBA protocol based SoC. To reduce the time spending in the verification, a reference model designing method is also discussed in the paper.
Keywords :
hardware description languages; integrated circuit testing; object-oriented methods; peripheral interfaces; program verification; system-on-chip; AMBA bus model; ARM-based SoC; SystemVerilog; advanced high performance bus; advanced microprocessors bus architecture; intellectual property; objected-oriented feature; system-on-chip; verification environment; Automatic testing; Data structures; Driver circuits; Hardware design languages; Inspection; Instruments; Monitoring; Object oriented modeling; System testing; System-on-a-chip; AMBA; Reference model; SoC; SystemVerilog; Verification IP;
Conference_Titel :
Electronic Measurement and Instruments, 2007. ICEMI '07. 8th International Conference on
Conference_Location :
Xi´an
Print_ISBN :
978-1-4244-1136-8
Electronic_ISBN :
978-1-4244-1136-8
DOI :
10.1109/ICEMI.2007.4350567