DocumentCode :
1721880
Title :
A 6-bit bias-less pipelined ADC with open-loop amplifiers
Author :
Shen, Ding-Lan ; Tsai, Yi-Ming
Author_Institution :
Dept. of Electr. Eng., Fu Jen Catholic Univ., New Taipei, Taiwan
fYear :
2011
Firstpage :
869
Lastpage :
872
Abstract :
This paper employs a CMOS 0.18 μm CMOS technology to design a 6-bit 250 MS/s pipelined ADC with open-loop amplifiers. The amplifiers utilize MOS transistors in triode region instead of resistors and current sources to decrease the process variation and the need of bias circuits. The amplification managed with the global-gain-control loop which realizes the error amplifier with a comparator in low-bandwidth preventing the requirement of bias current sources in linear amplification. This bias-less ADC adopts 1.2 V for core circuits and 1.8 V for clocking with power dissipation of 80 mW. Simulation result indicates that the SNDR achieves 35.84 dB and the maximum INL and DNL are 0.4 LSB and 0.5 LSB, respectively.
Keywords :
CMOS integrated circuits; MOSFET; amplifiers; analogue-digital conversion; comparators (circuits); CMOS technology; MOS transistors; bias circuits; bias-less pipelined ADC; comparator; error amplifier; global-gain-control loop; linear amplification; open-loop amplifiers; power 80 mW; power dissipation; resistors; triode region; voltage 1.2 V; voltage 1.8 V; word length 6 bit; CMOS integrated circuits; Clocks; Computer architecture; Gain; Resistors; Servomotors; Simulation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuit Theory and Design (ECCTD), 2011 20th European Conference on
Conference_Location :
Linkoping
Print_ISBN :
978-1-4577-0617-2
Electronic_ISBN :
978-1-4577-0616-5
Type :
conf
DOI :
10.1109/ECCTD.2011.6043820
Filename :
6043820
Link To Document :
بازگشت