Title :
Low cost VLSI discrete wavelet transform and FIR filters architectures for very high-speed signal and image processing
Author :
Maamoun, Mountassar ; Bradai, Rafik ; Meraghni, Abdelhamid ; Beguenane, Rachid
Author_Institution :
Dept. of Electron., Univ. of Blida, Blida, Algeria
Abstract :
This paper presents new VLSI architectures for finite impulse response (FIR) filters and discrete wavelet transform, intended for very high-speed signal and image processing. The proposed architectures, based on combining pipeline and parallel arithmetic methods, provide a new and very fast convolution approach with a reduced critical path. The key to this is a clever use of D-latches and multipliers which are efficiently distributed. Furthermore, an advanced discrete wavelet transform (DWT) approach, with an area-efficient architecture, is designed to produce one output in every clock cycle. As a result, a very high-speed is attained. The proposed structure can increase the work frequency (85%) at a low cost of additional hardware elements (55%). The systems are verified, using JPEG2000 coefficients filters, on Xilinx Field Programmable Gate Array (FPGA) devices.
Keywords :
FIR filters; VLSI; discrete wavelet transforms; field programmable gate arrays; image processing; FIR filters; FPGA; JPEG2000 coefficients filters; VLSI discrete wavelet transform; Xilinx field programmable gate array devices; finite impulse response filters; image processing; parallel arithmetic methods; pipeline arithmetic methods; very high-speed signal; Adders; Computer architecture; Convolution; Discrete wavelet transforms; Finite impulse response filter; Low pass filters; Discrete Wavelet Transform (DWT); FPGA; Fast Convolution; Finite Impulse Response (FIR) Filter; VLSI;
Conference_Titel :
Cybernetic Intelligent Systems (CIS), 2010 IEEE 9th International Conference on
Conference_Location :
Reading
Print_ISBN :
978-1-4244-9023-3
Electronic_ISBN :
978-1-4244-9024-0
DOI :
10.1109/UKRICIS.2010.5898088