DocumentCode :
1723566
Title :
Minimization of delay sensitivity to process induced voltage threshold variations
Author :
Nabaa, Georges ; Najm, Farid N.
Author_Institution :
Dept. of Electr. & Comput. Eng., Toronto Univ., Ont., Canada
fYear :
2005
Firstpage :
171
Lastpage :
174
Abstract :
Threshold voltage variations, resulting from underlying process variations, cause variations in circuit delay that can affect the chip timing yield. We study design techniques and optimization strategies that minimize the effects of threshold voltage variations on circuit delay variability. Specifically, we compare different static circuits (classic CMOS, ratioed logic, and transmission gate logic) and dynamic circuits and evaluate their limitations and benefits in terms of delay variability, performance penalty and area overhead. Based on our findings, we also introduce circuit design guidelines and techniques that help mitigate the effects of threshold voltage variations. By reducing delay variability on a per-gate basis, we show how one can build threshold voltage variations-aware gate libraries for use in deep submicron design.
Keywords :
CMOS logic circuits; circuit optimisation; delays; logic design; logic gates; circuit delay variability reduction; deep submicron design; delay sensitivity minimization; gate libraries; process induced voltage threshold variations; ratioed logic; static circuits; transmission gate logic; CMOS logic circuits; Circuit synthesis; Delay effects; Design optimization; Guidelines; Libraries; Logic gates; Minimization; Threshold voltage; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
IEEE-NEWCAS Conference, 2005. The 3rd International
Print_ISBN :
0-7803-8934-4
Type :
conf
DOI :
10.1109/NEWCAS.2005.1496666
Filename :
1496666
Link To Document :
بازگشت