DocumentCode :
1724046
Title :
A Ubiquitous Processor Free from Instruction Scheduling
Author :
Fukase, Masa-aki ; Sato, Tomoaki
Author_Institution :
Grad. Sch. of Sci. & Technol., Hirosaki Univ., Hirosaki
fYear :
2008
Firstpage :
75
Lastpage :
80
Abstract :
VLSI is a significant area of ever growing ICT. In the development of cutting edge VLSI processors, parallelism is one of the most important global standard strategies to achieve power conscious high performance. These features are more critical for ubiquitous systems with a great demand. In order to fully utilize hardware parallelism, software parallelism like TLP and ILP is also inevitable. Considering ILP for regular scalar units need awkward instruction scheduling, we explore a double scheme or the multifunctionalization and wave-pipelining of scalar units. The multifunctionalization frees the instruction scheduling. Then, wave-pipelining recovers the reduction of clock speed to be caused by the scale up of a multifunctional circuit. We describe in this article the improvement of a ubiquitous processor, HCgorilla by using the double scheme. The improved HCgorilla is promising for wide-range dynamic ILP at a rate higher than regular processors.
Keywords :
VLSI; microprocessor chips; ubiquitous computing; HCgorilla; ILP; TLP; VLSI processors; hardware parallelism; multifunctionalization; software parallelism; ubiquitous processor; ubiquitous systems; wave-pipelining; Application software; Arithmetic; Computer architecture; Hardware; Multicore processing; Multimedia computing; Parallel processing; Pervasive computing; Processor scheduling; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Communications and Information Technologies, 2008. ISCIT 2008. International Symposium on
Conference_Location :
Lao
Print_ISBN :
978-1-4244-2335-4
Electronic_ISBN :
978-1-4244-2336-1
Type :
conf
DOI :
10.1109/ISCIT.2008.4700158
Filename :
4700158
Link To Document :
بازگشت