Title :
A 1.6 GHz digital DLL for optical clock distribution
Author :
Boussaa, Mohamed ; Audet, Yves
Abstract :
This paper describes the circuit architecture of a digital delay locked loop (DDL)-based clock generator for optical clock distribution. DLL-based clock generators have several advantages over conventional phase lock loop (PLL)-based clock generators, namely their design simplicity and their transferability among CMOS processes. Its architecture is based on a digital phase detector which controls a 6-bit up-down counter. The counter digital output is then converted into an analog signal that generates the control voltage of a delay line. This design is aimed for an on-chip optical clock distribution network where optical receivers are used to transmit the global optical clock signal to local DLL-based clock generators. Hence a frequency multiplier connected at the output of the voltage-controlled delay line allows for a global optical clock operating at lower frequencies which reduces the performance requirements of the optical receiver. Simulation results of the DLL designed in a 0.18μm CMOS process are presented. The circuit is able to generate a local clock signal at frequencies ranging from 1.32 to 1.6 GHz.
Keywords :
CMOS digital integrated circuits; clocks; delay lock loops; frequency multipliers; integrated circuit design; phase detectors; phase locked loops; 0.18 micron; 1.32 to 1.6 GHz; CMOS process; analog signal; clock generator; delay line; digital delay locked loop; digital phase detector; frequency multiplier; on-chip optical clock distribution network; optical clock signal; optical receivers; phase lock loop; CMOS process; Clocks; Counting circuits; Delay lines; Detectors; Frequency; Optical fiber networks; Optical receivers; Phase detection; Signal generators;
Conference_Titel :
IEEE-NEWCAS Conference, 2005. The 3rd International
Print_ISBN :
0-7803-8934-4
DOI :
10.1109/NEWCAS.2005.1496693