DocumentCode :
1724383
Title :
An optimized systolic array architecture for full search block matching algorithm and its implementation on FPGA chips
Author :
Mohammadzadeh, Masoud ; Eshghi, Mohammad ; Azadfar, M. Mahdy
Author_Institution :
ECE Fac., Shahid Beheshti Univ., Tehran, Iran
fYear :
2005
Firstpage :
327
Lastpage :
330
Abstract :
In this paper, an optimized systolic array architecture for FSBMA is presented. This array architecture is implemented by RTL-level VHDL. It is synthesized for two FPGA families, Xilinx Spartan II and Xilinx Virtex II and the results for area occupation and maximum operating frequency are presented. The results show this array architecture is suitable for real-time video encoding systems with minimum hardware utilization and high performance.
Keywords :
field programmable gate arrays; logic design; motion estimation; systolic arrays; FPGA chips; RTL-level VHDL; field programmable gate arrays; full search block matching algorithm; optimized systolic array architecture; Computer architecture; Field programmable gate arrays; Hardware; Motion estimation; Parallel processing; Pipeline processing; Real time systems; Signal processing algorithms; Systolic arrays; Telecommunications;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
IEEE-NEWCAS Conference, 2005. The 3rd International
Print_ISBN :
0-7803-8934-4
Type :
conf
DOI :
10.1109/NEWCAS.2005.1496700
Filename :
1496700
Link To Document :
بازگشت