Title :
Highly stable, dual-port, sub-threshold 7T SRAM cell for ultra-low power application
Author :
Sil, Abhijit ; Bakkamanthala, Srikanth ; Karlapudi, Swetha ; Bayoumi, Magdy
Author_Institution :
Center for Adv. Comput. Studies, Univ. of Louisiana at Lafayette, Lafayette, LA, USA
Abstract :
As the supply voltage is reducing with feature size, SRAM cell design is going through severe stability issues. The issue becomes worse due to increased variability in below sub-100nm technology. In this paper, we present a highly stable 2-port 7T SRAM cell for ultra-low power in 90nm technology. The dynamic read noise margin is improved by 7X over conventional dual port SRAM. Finally, a 4Kb bit-interleaved SRAM architecture is presented using proposed cell. Experimental results show that memory consumes 1.26pJ/bit at 0.22V supply voltage with 2MHz performance. The dynamic read noise margin is improved by 7X over conventional dual port SRAM. The successful write and read operations can be performed at supply voltage as low as 0.17V. Two level write decoder architecture is used to eliminate the pseudo read problem in unselected columns.
Keywords :
SRAM chips; circuit noise; circuit stability; low-power electronics; memory architecture; SRAM cell design; bit-interleaved SRAM architecture; dual-port subthreshold 7T SRAM cell; dynamic read noise margin; frequency 2 MHz; pseudoread problem; read operation; size 100 nm; size 90 nm; stability issue; stable 2-port 7T SRAM cell; supply voltage; two level write decoder architecture; ultra-low power application; voltage 0.22 V; write operation; Arrays; Circuit stability; Microprocessors; Noise; Random access memory;
Conference_Titel :
New Circuits and Systems Conference (NEWCAS), 2012 IEEE 10th International
Conference_Location :
Montreal, QC
Print_ISBN :
978-1-4673-0857-1
Electronic_ISBN :
978-1-4673-0858-8
DOI :
10.1109/NEWCAS.2012.6329064