Title :
New designs of signed multipliers
Author :
Mudassir, Rizwan ; El-Razouk, H. ; Abid, Z.
Author_Institution :
Dept. of Electr. & Comput. Eng., Western Ontario Univ., London, Ont., Canada
Abstract :
Two new architectures for signed multiplication for array and tree topologies are presented. The signed array multiplier is based on the new low power high speed adders, and achieves 15% and 30% reduction in time-delay and power consumption compared to Baugh Wooley´s. The proposed tree multiplier incorporates two new low-power (4:2) compressors, capable of handling negative weights, and achieves 10% and 19% reduction in time-delay and power consumption compared to Wallace multiplier.
Keywords :
adders; logic design; multiplying circuits; Wallace multiplier; array topology; high speed adders; power consumption reduction; signed multipliers; time delay reduction; tree topology; Adders; CMOS technology; Circuit simulation; Compressors; Computer architecture; Delay effects; Energy consumption; Logic gates; Power dissipation; Voltage;
Conference_Titel :
IEEE-NEWCAS Conference, 2005. The 3rd International
Print_ISBN :
0-7803-8934-4
DOI :
10.1109/NEWCAS.2005.1496746