DocumentCode :
1725664
Title :
Effect of statistical clock skew variations on chip timing yield
Author :
Heloue, Khaled R. ; Najm, Farid N.
Author_Institution :
Dept. of Electr. & Comput. Eng., Toronto Univ., Ont., Canada
fYear :
2005
Firstpage :
211
Lastpage :
214
Abstract :
Integrated circuit design with sub-100nm technology requires closer attention to the effect of process variations on circuit timing. In a previous work, we had developed a method of statistical timing analysis in which the effect of process variations on circuit timing is assessed, given a generic logic path in a target design technology. In this work, we extend that previous work in an important way by incorporating into the analysis the effect of clock skew. The resulting model captures both die-to-die and within-die process variations, in both logic and clock paths, it handles within-die correlation using principal component analysis, and it leads to an expression for the resulting timing yield. Among other uses, this allows one to compute how much reduction one will see in the timing yield, for a given clock skew variance.
Keywords :
clocks; integrated circuit design; logic design; principal component analysis; timing; chip timing yield; circuit timing; clock path; generic logic path; integrated circuit design; principal component analysis; process variations; statistical clock skew variations; statistical timing analysis; target design technology; Clocks; Delay effects; Integrated circuit synthesis; Integrated circuit technology; Integrated circuit yield; Logic circuits; Logic design; Principal component analysis; Space technology; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
IEEE-NEWCAS Conference, 2005. The 3rd International
Print_ISBN :
0-7803-8934-4
Type :
conf
DOI :
10.1109/NEWCAS.2005.1496752
Filename :
1496752
Link To Document :
بازگشت