DocumentCode :
1726273
Title :
Novel High-Speed Architecture for 32-Bit Binary Coded Decimal (BCD) Multiplier
Author :
Veeramachaneni, Sreehari ; Srinivas, M.B.
Author_Institution :
Centre for VLSI & Embedded Syst. Technol., Int. Inst. of Inf. Technol.-Hyderabad, Hyderabad
fYear :
2008
Firstpage :
543
Lastpage :
546
Abstract :
With the increasing prominence of commercial, financial and Internet-based applications that process data in decimal format, there is a renewed interest in providing hardware support to handle such data. In this paper, novel efficient parallel architectures for 32-digit binary coded decimal (BCD) multipliers are proposed using novel binary counters, BCD full adders and binary to BCD converters. These binary counters have been designed and used to add the partial products generated during multiplication using a partial product reduction tree. The proposed architecture focuses on using efficient binary architectures to compute BCD products without the loss of accuracy. The existing and proposed architectures have been simulated and compared (both qualitatively and quantitatively) and the results have been mentioned.
Keywords :
adders; counting circuits; digital arithmetic; multiplying circuits; parallel architectures; tree data structures; 32-bit binary coded decimal multiplier; binary coded decimal full adder; binary counter; decimal arithmetic; high-speed parallel architecture; partial product reduction tree; Adders; Circuit simulation; Compressors; Computer architecture; Counting circuits; Delay; Embedded system; Floating-point arithmetic; Hardware; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Communications and Information Technologies, 2008. ISCIT 2008. International Symposium on
Conference_Location :
Lao
Print_ISBN :
978-1-4244-2335-4
Electronic_ISBN :
978-1-4244-2336-1
Type :
conf
DOI :
10.1109/ISCIT.2008.4700251
Filename :
4700251
Link To Document :
بازگشت