Title :
Embedded package wafer bow elimination techniques
Author :
Thompson, J. ; Tepolt, G. ; Mueller, L. Racz A ; Langdo, T. ; Gauthier, D. ; Smith, B.
Author_Institution :
Draper Lab., Cambridge, MA, USA
Abstract :
We outline several approaches to allow individual die to be encapsulated within a silicon substrate, which we define as a cavity wafer, without causing wafer bow. This technique forms the basis for a novel integrated ultra high density (i-UHD) wafer-level packaging platform. The iUHD process begins with a standard Si wafer that is patterned and dry etched to form cavities that accept buried components. After etching, the wafer is blanket metalized. Individual commercial off-the-shelf (COTS) die are placed onto an adhesive film and precision transferred to the substrate wafer. Low coefficient of thermal expansion (CTE) encapsulant is injected into the cavity surrounding the die. Finally, the adhesive film is removed to reveal a planar surface on the reconstructed core wafer. Multilayer interconnect is fabricated on both sides of the core using standard wafer fabrication techniques. A challenge to this approach has been that curing and shrinkage of the encapsulant, as well as its CTE mismatch with silicon, creates wafer bow. In this paper we present a technique that eliminates bow by mirroring the die-side wafer cavities about the neutral bending axis.
Keywords :
bending; etching; thermal expansion; wafer level packaging; Si; adhesive film; commercial off-the-shelf die; die-side wafer cavities; dry etching; embedded package wafer bow elimination; integrated ultrahigh density wafer-level packaging; neutral bending axis; patterned etching; silicon substrate; substrate wafer; thermal expansion; Cavity resonators; Equations; Films; Layout; Silicon; Stress; Substrates;
Conference_Titel :
Electronic Components and Technology Conference (ECTC), 2011 IEEE 61st
Conference_Location :
Lake Buena Vista, FL
Print_ISBN :
978-1-61284-497-8
Electronic_ISBN :
0569-5503
DOI :
10.1109/ECTC.2011.5898491