DocumentCode :
1726674
Title :
Determination of Manufacturing Resurf Process Window for a Robust 700V Double Resurf LDMOS Transistor
Author :
Hossain, Zia
Author_Institution :
ON Semicond., Phoenix, AZ
fYear :
2008
Firstpage :
133
Lastpage :
136
Abstract :
Resurf (reduced surface field) devices are enormously sensitive to the optimum integrated charge and/or the distribution of charge in the drift region for maintaining a robust breakdown voltage. Nevertheless this optimal charge-balance is often interrupted by the influence of charges in the overlying mold compound and passivation layers, resulting in breakdown voltage degradation under high-voltage, high-temperature stress. As a result, the resurf process window is further squeezed following the reliability stress to maintain the optimal charge balance, hence the target breakdown voltage of over 700 V. This paper presents the optimization of resurf charge for maintaining a robust breakdown voltage, and hence establishes the manufacturing process windows (process implant doses) based on the reliability data in order to minimize yield loss in production.
Keywords :
MIS devices; passivation; semiconductor device manufacture; transistors; LDMOS transistor; manufacturing resurf; passivation; reduced surface field devices; Atomic layer deposition; Degradation; Maintenance; Manufacturing processes; Passivation; Power semiconductor devices; Robustness; Semiconductor device manufacture; Stress; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Power Semiconductor Devices and IC's, 2008. ISPSD '08. 20th International Symposium on
Conference_Location :
Orlando, FL
Print_ISBN :
978-1-4244-1532-8
Electronic_ISBN :
978-1-4244-1533-5
Type :
conf
DOI :
10.1109/ISPSD.2008.4538916
Filename :
4538916
Link To Document :
بازگشت