DocumentCode :
1727437
Title :
An efficient FPGA architecture for hardware realization of hexagonal based motion estimation algorithm
Author :
Muzammil, M. ; Ali, I. ; Sharif, M. ; Khalil, K.A.
Author_Institution :
Int. Islamic Univ., Islamabad, Pakistan
fYear :
2015
Firstpage :
422
Lastpage :
423
Abstract :
Motion Estimation (ME) is the most critical and complex part of any video codec system. The different algorithms and their architectures are proposed for ME process. In this paper, we have proposed an efficient architecture for Hexagon Based Search (HexBS) algorithm and implemented on XC4VSX25 Virtex4 FPGA. Simulation results show that the proposed architecture is capable of calculating the Motion Vectors (MVs) of 1280×720 High Definition (HD) videos with the best case throughput of 70 frames/sec. Moreover, the power and frequency requirements are 215mW and 127.27 MHz respectively for the proposed architecture with minimum hardware resources. Hence the proposed architecture is suitable for the real-time HD video applications.
Keywords :
field programmable gate arrays; high definition video; motion estimation; search problems; video codecs; video coding; FPGA architecture; HD videos; HexBS algorithm; ME process; XC4VSX25 Virtex4 FPGA; frequency requirements; hardware realization; hexagon based search algorithm; hexagonal based motion estimation algorithm; high definition videos; motion vectors; power requirements; real-time HD video applications; video codec system; Algorithm design and analysis; Computer architecture; Field programmable gate arrays; Hardware; High definition video; Motion estimation; Streaming media;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Consumer Electronics - Taiwan (ICCE-TW), 2015 IEEE International Conference on
Conference_Location :
Taipei
Type :
conf
DOI :
10.1109/ICCE-TW.2015.7216977
Filename :
7216977
Link To Document :
بازگشت