Title :
A new NMOS layout structure for radiation tolerance
Author :
Snoeys, Walter J. ; Gutierrez, Tomas A Palacios ; Anelli, Giovanni
Author_Institution :
Microelectron. Group, CERN, Geneva, Switzerland
Abstract :
A new transistor structure is presented to obtain radiation tolerance in commercial submicron CMOS technology without any process modifications. The NMOS transistor and field leakage normally induced by ionizing irradiation is remedied by acting on the work function of the transistor gate at the transistor edges. The technique also works in a CMOS process where transistor source and drains are silicided. Contrary to the enclosed layout transistor (ELT) previously proposed for this purpose, this new transistor structure does not limit the W/L ratios to large values and thereby eliminates one of the most stringent constraints in the design of radiation tolerant circuits in standard CMOS. Measurements on fabricated devices demonstrate the functionality of the transistor structure, and its radiation tolerance up to 40 Mrad (SiO2).
Keywords :
CMOS analogue integrated circuits; nuclear electronics; radiation effects; radiation hardening (electronics); silicon compounds; transistor circuits; work function; 40 Mrad; CMOS technology; NMOS layout structure; SiO2; drains; enclosed layout transistor; field leakage; ionizing irradiation; radiation tolerance; transistor edges; transistor gate; transistor source; transistor structure; work function; CMOS process; CMOS technology; Charge measurement; Current measurement; Integrated circuit measurements; Integrated circuit technology; MOS capacitors; MOS devices; MOSFETs; Solids;
Conference_Titel :
Nuclear Science Symposium Conference Record, 2001 IEEE
Print_ISBN :
0-7803-7324-3
DOI :
10.1109/NSSMIC.2001.1009683