Title :
The performance and PowerPC Platform specification implementation of the MPC106 chipset
Author :
Bryant, C.D. ; Garcia, M.J. ; Reynolds, B.K. ; Weber, L.A. ; Wilson, G.E.
Author_Institution :
Motorola Inc., Austin, TX, USA
Abstract :
The MPC106 provides a PowerPC Platform specification compliant bridge between the family of PowerPC Microprocessors and the PCI bus. The MPC106´s PCI support will allow system designers to rapidly design systems using peripherals already designed for PCI and the other standard interfaces available in the personal computer hardware environment. The MPC106 also integrates secondary cache control and a high-performance memory controller which supports various types of DRAM and ROM. The MPC106 is the second of a family of Motorola products that provide system level support for industry standard interfaces to be used with PowerPC microprocessors. This paper describes the MPC106, its performance, and its implementation of the PowerPC Platform specification. The PowerPC Platform specification is formally known as the Common Hardware Reference Platform or CHRP.
Keywords :
microprocessor chips; performance evaluation; CHRP; Common Hardware Reference Platform; DRAM; MPC106 chipset; Motorola products; PowerPC Microprocessors; PowerPC Platform specification implementation; ROM; high-performance memory controller; industry standard interfaces; personal computer hardware environment; secondary cache control; system level support; Bridges; Centralized control; Error correction; Hardware; Microcomputers; Microprocessors; Random access memory; Read only memory; System performance; Timing;
Conference_Titel :
Compcon '96. 'Technologies for the Information Superhighway' Digest of Papers
Conference_Location :
Santa Clara, CA, USA
Print_ISBN :
0-8186-7414-8
DOI :
10.1109/CMPCON.1996.501759