DocumentCode :
1729171
Title :
A novel matching criterion and low power architecture for real-time block based motion estimation
Author :
Yeo, Hangu ; Hu, Yu Hen
Author_Institution :
Dept. of Electr. & Comput. Eng., Wisconsin Univ., Madison, WI, USA
fYear :
1996
Firstpage :
122
Lastpage :
130
Abstract :
In recent years, minimizing the power consumption has become a key issue in the design of portable electronic devices. In this paper, low power architecture which can support the real time motion estimation of video signals is presented. The architecture is based on a binary level matching criterion which performs a bit-wise comparison. The processor level design based on simple combinational logic using the binary level matching criterion has been introduced. Compared with the existing architectures, the proposed architecture delivers higher throughput rate, requires fewer input/output lines, and reduces the total power consumption
Keywords :
motion estimation; power consumption; video signal processing; binary level matching criterion; bit-wise comparison; combinational logic; low power architecture; matching criterion; power consumption; processor level design; real-time block based motion estimation; total power consumption; video signals; Computer architecture; Energy consumption; Hardware; High definition video; Image coding; Motion estimation; Process design; Video compression; Video on demand; Videoconference;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Application Specific Systems, Architectures and Processors, 1996. ASAP 96. Proceedings of International Conference on
Conference_Location :
Chicago, IL
ISSN :
2160-0511
Print_ISBN :
0-8186-7542-X
Type :
conf
DOI :
10.1109/ASAP.1996.542807
Filename :
542807
Link To Document :
بازگشت