DocumentCode :
1729951
Title :
A generalized methodology for lower-error area-efficient fixed-width multipliers
Author :
Van, Lan-Da ; Lee, Sung-Huang
Author_Institution :
Chip Implementation Center, Nat. Sci. Council, Hsinchu, Taiwan
Volume :
1
fYear :
2002
fDate :
6/24/1905 12:00:00 AM
Abstract :
In this paper, we extend our generalized methodology for designing lower-error area-efficient fixed-width two´s-complement multipliers that receive two s-bit numbers and produce an s-bit product. The generalized methodology involving four steps results in several better error-compensation biases. These better error-compensation biases can be easily mapped to lower-error fixed-width multipliers suitable for VLSI realization.
Keywords :
VLSI; digital arithmetic; multiplying circuits; VLSI; error-compensation biases; lower-error area-efficient fixed-width multipliers; s-bit numbers; s-bit product; two´s-complement multipliers; Analytical models; Costs; Finite wordlength effects; Hardware; Log periodic antennas; Partitioning algorithms; Roundoff errors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2002. ISCAS 2002. IEEE International Symposium on
Print_ISBN :
0-7803-7448-7
Type :
conf
DOI :
10.1109/ISCAS.2002.1009778
Filename :
1009778
Link To Document :
بازگشت