Title :
Ultra-thin flexible 100 V Chipfilm™ N-LDMOS
Author :
Asif, Ali ; Richter, Harald ; Comtesse, Christoph ; Burghartz, Joachim N.
Author_Institution :
Inst. fur Nano - und Mikroelektronische Syst., Univ. Stuttgart (INES), Stuttgart, Germany
Abstract :
System-in-foil (SiF) technology calls for low cost, ultra-thin and, high-performance high-voltage transistors to satisfy the need for high-voltage driving capability in many of the emerging flexible display technologies. An ultra-thin (20 μm) N-type lateral DMOS transistor (N-LDMOS) in Chipfilm™ technology, developed for this application, is presented. The fabrication process is fully compatible with conventional high-voltage CMOS technology using shallow trench isolation (STI). The N-LDMOS has a breakdown voltage >;100 volts with a maximum drain current of 4.4 mA at a channel length of 9 μm and a width of 50 μm. At drain voltage Vds = 100 V, self-heating causes a reduction in drain current up to 19% on a silicon carrier wafer and 35% on polyimide (PI) foil relative to the drain current without self heating, thus indicating power dissipation to be one of most serious issues in flexible electronics.
Keywords :
MOSFET; flexible displays; isolation technology; thin film transistors; PI foil; STI; SiF technology; current 4.4 mA; drain current; flexible display technology; flexible electronic; high-voltage CMOS technology; high-voltage driving capability; high-voltage transistor; polyimide foil; power dissipation; self heating; shallow trench isolation; size 20 mum; size 50 mum; size 9 mum; system-in-foil technology; ultrathin flexible chipfilm N-LDMOS transistor; ultrathin flexible chipfilm N-type lateral DMOS transistor; voltage 100 V; Fabrication; Heating; Logic gates; Semiconductor device measurement; Silicon; Substrates; Transistors;
Conference_Titel :
Solid-State Device Research Conference (ESSDERC), 2011 Proceedings of the European
Conference_Location :
Helsinki
Print_ISBN :
978-1-4577-0707-0
Electronic_ISBN :
1930-8876
DOI :
10.1109/ESSDERC.2011.6044196